Guest
I need to simulate a circuit that uses a clock that varies over time,
e.g. starts out nominal at, say 80 MHz, and then, gradually slows down
to 2% below that center frequency, then gradually increases in
frequency to 2% above that frequency, then comes back to the nominal
80 MHz rate in a period of, say, 1/60 second.
Imagine using a sweep signal generator to produce such a cycle.
Is there a cool way to specify such a thing in VHDL?
Thanks!
e.g. starts out nominal at, say 80 MHz, and then, gradually slows down
to 2% below that center frequency, then gradually increases in
frequency to 2% above that frequency, then comes back to the nominal
80 MHz rate in a period of, say, 1/60 second.
Imagine using a sweep signal generator to produce such a cycle.
Is there a cool way to specify such a thing in VHDL?
Thanks!