M
Martin Devera
Guest
Hi again,
when thinking about my earlier question regarding temp compensation
of wideband AMP I found Intersil's chip CA3046 with five transistors
with ft=500MHz. These are matched so that I wanted to try wideband
amp design with them. (BFM505 matched pair would be better for me
but I can't buy it here while CA3046 is readily available and cheap).
I designed input emmiter followers and differential stage using four
of them. It should assure a few mV input offset.
Single ended output is moved down in voltage using folded cascode
with external BF550 (again the best PNP I can buy here but its ft=500MHz
is ok as it is CB stage).
See http://luxik.cdi.cz/~devik/tmp/ca3046/ for schematic, bode plot
and Spice file (R7 should be 50ohm). Output is at Q4 collector.
With OPEN feedback loop 1:10 (R8:R7) it has about 23dB gain with -3db point at
about 100MHz and phase margin about 100deg. (Am I right ? Feedback gain is
-20dB so that I find phase at frequency where gain is +20dB which was 80deg
and 180-80=100).
With closed FB I get 14dB gain up to 100MHz with flatness 0.1dB. I need this
stage to drive fast ADC with 3/4pF input - when I loaded output with 10pF
I can see 0.4dB peeking at 100MHz.
Input noise is 1.8nV/rtHZ almost flat up to 100MHz (20uV integrated DC-100MHz).
The only problem I have now it temp drift. It is +-20mV Vout change for -50..100C
range when I change CA3046 temp (or 4mV if I replace R4 by current source) but
it is +-70mV when I wiggle Q4's temp. It is probably because open loop gain
is too small so that it is not enough to stabilize Q4's Vbe change which in turn
causes current change thru R5. Vbe change is 2mV/C=150mV/75C, it is 1.5mA change
in Q4's current and 300mV change at output. It seems FB was able to get it to 70mV.
Has someone idea how to make Q4 temp dependence under 15mV/75C (my LSB resolution)
without matched PNP ?
Other comments are welcome ! I'm still learning about trnsistor design.
thanks,
Martin
when thinking about my earlier question regarding temp compensation
of wideband AMP I found Intersil's chip CA3046 with five transistors
with ft=500MHz. These are matched so that I wanted to try wideband
amp design with them. (BFM505 matched pair would be better for me
but I can't buy it here while CA3046 is readily available and cheap).
I designed input emmiter followers and differential stage using four
of them. It should assure a few mV input offset.
Single ended output is moved down in voltage using folded cascode
with external BF550 (again the best PNP I can buy here but its ft=500MHz
is ok as it is CB stage).
See http://luxik.cdi.cz/~devik/tmp/ca3046/ for schematic, bode plot
and Spice file (R7 should be 50ohm). Output is at Q4 collector.
With OPEN feedback loop 1:10 (R8:R7) it has about 23dB gain with -3db point at
about 100MHz and phase margin about 100deg. (Am I right ? Feedback gain is
-20dB so that I find phase at frequency where gain is +20dB which was 80deg
and 180-80=100).
With closed FB I get 14dB gain up to 100MHz with flatness 0.1dB. I need this
stage to drive fast ADC with 3/4pF input - when I loaded output with 10pF
I can see 0.4dB peeking at 100MHz.
Input noise is 1.8nV/rtHZ almost flat up to 100MHz (20uV integrated DC-100MHz).
The only problem I have now it temp drift. It is +-20mV Vout change for -50..100C
range when I change CA3046 temp (or 4mV if I replace R4 by current source) but
it is +-70mV when I wiggle Q4's temp. It is probably because open loop gain
is too small so that it is not enough to stabilize Q4's Vbe change which in turn
causes current change thru R5. Vbe change is 2mV/C=150mV/75C, it is 1.5mA change
in Q4's current and 300mV change at output. It seems FB was able to get it to 70mV.
Has someone idea how to make Q4 temp dependence under 15mV/75C (my LSB resolution)
without matched PNP ?
Other comments are welcome ! I'm still learning about trnsistor design.
thanks,
Martin