MSB in std_logic_vector

D

Dan

Guest
Hi,

I would like to get the most significant bit from a std_logic_vector, so
that I can deduce if it's a signed or unsigned binary number. How can I do
this?
 
Dan wrote:
I would like to get the most significant bit from a std_logic_vector,
so that I can deduce if it's a signed or unsigned binary number. How
can I do this?
If you know how the signal/type is declared, just index the appropriate
bit. For isntance, if it is:

signal foo: std_logic_vector (11 downto 0);

you could use foo (11).

In a situation where the declaration may not be visible, you can
use the 'left attribute, e.g., foo (foo'left). That might be a good
idea even when you know the index, as it makes it more clear that
you're selecting the leftmost bit, and it won't break if the width
of the signal changes.

You can also use IEEE.numeric_std, and cast the std_logic_vector
into the type "signed", and then use a numeric comparison against
0 (or other numeric literals).
 
"Dan" <nomail@noserver.com> wrote in message
news:fifm0r$nvq$1@nsnmrro2-gest.nuria.telefonica-data.net...
Hi,

I would like to get the most significant bit from a std_logic_vector, so
that I can deduce if it's a signed or unsigned binary number. How can I do
this?
If the vector is representing a signed number then you'll be much farther
ahead if you use the ieee.numeric_std package to work with instead.

But the straightforward way to get the MSB of a vector 'vec' without having
to hardcode a particular bit number (which is subject to change) is the
following

vec_msb <= vec(vec'left);

KJ
 
Dan wrote:

I would like to get the most significant bit from a std_logic_vector, so
that I can deduce if it's a signed or unsigned binary number. How can I
do this?
A std_logic_vector is just an array of bits.
If I happen to know that the value is signed, the
msb is usually the sign bit, but I certainly can't
determine the type by the value of the msb.

-- Mike Treseler
 
On Nov 26, 7:11 pm, Mike Treseler <mike_trese...@comcast.net> wrote:
Dan wrote:
I would like to get the most significant bit from a std_logic_vector, so
that I can deduce if it's a signed or unsigned binary number. How can I
do this?

A std_logic_vector is just an array of bits.
If I happen to know that the value is signed, the
msb is usually the sign bit, but I certainly can't
determine the type by the value of the msb.

-- Mike Treseler
Dan,

What Mike is trying to say, is that your original question states you
want to determine whether a value is signed or unsigned. Those are
representations (types), not values. If you meant "negative or
positive", and you know the representation is signed (obviously,
otherwise there would be no negative values to consider), then, yes
the MSB will tell you that. Otherwise, the MSB value tells you nothing
about representation.

This is the reasoning behind the numeric_std package and its
definitions of types signed and unsigned: because it is impossible for
VHDL to know the numeric representation of an SLV. Defining the data
as signed or unsigned (by putting it in the appropriate type of signal
or variable) allows VHDL to automatically select the appropriate
operator version to ensure that the results are arithmetically
correct.

Andy
 
Thanks all

Dan,


"Andy" <jonesandy@comcast.net> wrote in message
news:83f993af-ac2d-47de-928d-e6b4865c7ed7@y43g2000hsy.googlegroups.com...
On Nov 26, 7:11 pm, Mike Treseler <mike_trese...@comcast.net> wrote:
Dan wrote:
I would like to get the most significant bit from a std_logic_vector,
so
that I can deduce if it's a signed or unsigned binary number. How can I
do this?

A std_logic_vector is just an array of bits.
If I happen to know that the value is signed, the
msb is usually the sign bit, but I certainly can't
determine the type by the value of the msb.

-- Mike Treseler

Dan,

What Mike is trying to say, is that your original question states you
want to determine whether a value is signed or unsigned. Those are
representations (types), not values. If you meant "negative or
positive", and you know the representation is signed (obviously,
otherwise there would be no negative values to consider), then, yes
the MSB will tell you that. Otherwise, the MSB value tells you nothing
about representation.

This is the reasoning behind the numeric_std package and its
definitions of types signed and unsigned: because it is impossible for
VHDL to know the numeric representation of an SLV. Defining the data
as signed or unsigned (by putting it in the appropriate type of signal
or variable) allows VHDL to automatically select the appropriate
operator version to ensure that the results are arithmetically
correct.

Andy
 

Welcome to EDABoard.com

Sponsor

Back
Top