How is Synopsys DC 2004.06-SP2's capability in synthesizing

N

Novice

Guest
Hi, there:

My design is 350K gate in ASIC logic, however once I instantiated in 9
blocks
of ASIC RAM of various bits (ranging 2560~8192bits), the gate count DC
gave me was 600K. Now I am perparing for client's inquiries on whether such
design is too large for DC to handle in a top-down synthesis. Is it good to
tell
them the synthesis was OK?

My DC never gave me problems and synthesis time was quite acceptable.

Thanks in advance
 
Count only related modules. Make hierarchical report and check what is
the problem.
 
<michaelst@gmail.com> wrote in message
news:1142500513.085466.191900@j33g2000cwa.googlegroups.com...
Count only related modules. Make hierarchical report and check what is
the problem.
Thank you. I think, there is no problem in the synthesis. Only that DC gives
a
tens of kilo-gate count to each of the RAMs which are instantiated. These
RAMs are pre-made and delivered as .db format.

I was aware that DC can handle designs up to 250K gates in top-down
synthesis.
Since the RAMs are 300K gates extra, and DC doesn't really optimize these
RAMs,
can I say that the design is nearly within the power of DC?
 
<michaelst@gmail.com> wrote in message
news:1142585027.771039.56280@e56g2000cwe.googlegroups.com...
What do you mean by "power of DC"?
During trainings, I was told DC can handle designs up to 250K gates, if a
design is much
larger than that, it's advised to to hierarchical synthesis, meaning
synthesizing individual
modules then combine the netlist and do incremental synthesis.
 
Our designs are more than 500kGates (without memories). We are using DC
without any problems.
 

Welcome to EDABoard.com

Sponsor

Back
Top