A
Allan Herriman
Guest
Hi,
In this thread:
http://groups.google.com/groups?threadm=BC8772E1.5C19%25peter%40xilinx.com
Peter A. suggested that a Xilinx Virtex2Pro MGT can be used as a high
speed sampler.
This requires disabling the CDR in the MGT, so that the receive clock
is controlled solely by the reference frequency.
UG024 says:
"A... feature of CDR is its ability to accept an external precision
clock, REFCLK, which ... acts to clock incoming data..."
I can't work out how to get it to do that, so that it doesn't start
using the CDR when the input data has transitions. Presumably there's
an undocumented attribute that can turn the CDR off, but I didn't see
one in FPGA editor.
Any ideas?
BTW, I don't actually want to build something using this right now.
Regards,
Allan.
In this thread:
http://groups.google.com/groups?threadm=BC8772E1.5C19%25peter%40xilinx.com
Peter A. suggested that a Xilinx Virtex2Pro MGT can be used as a high
speed sampler.
This requires disabling the CDR in the MGT, so that the receive clock
is controlled solely by the reference frequency.
UG024 says:
"A... feature of CDR is its ability to accept an external precision
clock, REFCLK, which ... acts to clock incoming data..."
I can't work out how to get it to do that, so that it doesn't start
using the CDR when the input data has transitions. Presumably there's
an undocumented attribute that can turn the CDR off, but I didn't see
one in FPGA editor.
Any ideas?
BTW, I don't actually want to build something using this right now.
Regards,
Allan.